# Resistive Switching Acceleration Induced by Thermal Confinement

Alexandros Sarantopoulos,\* Kristof Lange, Francisco Rivadulla, Stephan Menzel, and Regina Dittmann

Enhancing the switching speed of oxide-based memristive devices at a low voltage level is crucial for their use as non-volatile memory and their integration into emerging computing paradigms such as neuromorphic computing. Efforts to accelerate the switching speed often result in an energy trade-off, leading to an increase in the minimum working voltage. In this study, an innovative solution is presented: the introduction of a low thermal conductivity layer placed within the active electrode, which impedes the dissipation of heat generated during the switching process. The result is a notable acceleration in the switching speed of the memristive model system SrTiO<sub>3</sub> by a remarkable factor of 10<sup>3</sup>, while preserving the integrity of the switching layer and the interfaces with the electrodes, rendering it adaptable to various filamentary memristive systems. The incorporation of HfO<sub>2</sub> or TaO<sub>x</sub> as heat-blocking layers not only streamlines the fabrication process but also ensures compatibility with complementary metal-oxide-semiconductor technology.

1. Introduction

Memristive devices based on the valence change mechanism (VCM) have exhibited substantial potential not only in the domain of digital emerging memories but also in analog neuromorphic and in-memory computing applications.<sup>[1–10]</sup> Considering

A. Sarantopoulos, S. Menzel, R. Dittmann
Peter Gruenberg Institute (PGI-7)
Forschungszentrum Juelich GmbH and JARA-FIT
52425 Juelich, Germany
E-mail: a.sarantopoulos@fz-juelich.de

K. Lange, S. Menzel IWE2

RWTH Aachen University 52074 Aachen, Germany F. Rivadulla

Centro de Investigación en Química Biológica y Materiales Moleculares (CIQUS)

Universidad de Santiago de Compostela Santiago de Compostela 15782, Spain

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/aelm.202400555

© 2024 The Author(s). Advanced Electronic Materials published by Wiley-VCH GmbH. This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.

DOI: 10.1002/aelm.202400555

these applications, many endeavors have been directed toward enhancing the performance of memristive devices, with a particular focus on increasing the switching speed and minimizing the switching voltages.

Numerous studies have delved into the physical mechanisms behind the switching speed of memristive devices. These investigations have successfully showcased impressive switching speeds, often reaching the nano- and picosecond range. [11–15] Specifically, the interplay of both field and temperature acceleration results in a markedly non-linear relationship between switching speed and switching voltage. [16] The increase in switching speed is at the expense of the voltage; for one of the fastest filamentary resistive switching systems (Ta<sub>2</sub>O<sub>5</sub>-based

memristive device), a switching voltage of  $\geqslant 2$  V is required to switch the device with a 10 ns pulse, while switching the device with picosecond pulses, the necessary voltage is above 9 V.<sup>[14]</sup> Hence, developing strategies to boost switching speed at a designated low switching voltage is imperative. This not only aids in minimizing power consumption but also aligns with the voltage requirements of highly scaled complementary metal-oxide-semiconductor (CMOS) transistors, essential for the CMOS cointegration of memristors.

Commonly, the most relevant parameters affecting the switching speed are besides the energy barrier for oxygen motion within the switching layer, the filament size and the oxygen exchange at the interface to the oxidizable electrode. [17–20] In addition, for eightwise resistive switching devices, the oxygen exchange reaction with the Pt top electrode is often the rate determining step of the switching process, dictating the switching speed of the device. [21–24] The filament size is to some extent an inherent property of the switching material, although external factors (e.g., the current compliance) significantly influence the filament dimensions. [25] Smaller filaments cause a stronger confinement of the current, amplifying Joule heating and consequently contributing to an increased switching speed. [16,19,26–28]

Joule heating generated in the course of the switching process, increases the diffusion of oxygen vacancies in filamentary ReRAM devices, which leads to a substantial acceleration of the switching speed.<sup>[16,27,29–31]</sup> In order to minimize the heat losses through the thermally conductive metal electrode, the use of an electrode material with low thermal conductivity might enable

**ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com



www.advelectronicmat.de

further switching speed acceleration. Although it is common and well accepted that thermal management is crucial for phase change materials,<sup>[32–39]</sup> for valence change memory devices this strategy has not been exploited so far, in terms of switching speed and operation voltages.

In attempts to take advantage of a thermal enhancement layer, the introduction of low thermal conductivity layers at the oxide/metal interface resulted in a larger window between the high resistive state and the low resistive state (ON/OFF ratio) and in improved multilevel switching. [26,40-43] Nonetheless, a comprehensive physical explanation elucidating the influence of the thermal enhancement layer on device performance was absent. Moreover, directly interfacing the thermal enhancement layer with the memristive material, will significantly influence interface reactions, resulting in changes of the oxygen vacancy concentration and the oxygen exchange reaction with the electrodes. Therefore, modifying the switching layer and interfaces to improve switching speed may have a negative impact on other relevant properties, such as resistance range and programmed state retention. [22]

In this work, the devices are based on SrTiO<sub>3</sub> (STO), due to its very well known defect chemistry, ion diffusion mechanisms, and its wide use as a model system in VCM resistive switching, both in experiments and modeling.[16,20,23,44-46] Although a relatively slow switching system<sup>[16,22,28,29]</sup> compared to others, the gradual switching nature of STO-based ReRAM devices makes the system appealing to try and accelerate its switching speed. The larger filament size, combined with an increased series resistance introduced by the Nb:STO ohmic electrode, results in the prevention of a thermal runway, giving rise to the gradual nature of the switching behavior of STO-based ReRAM devices.[28] On the other hand, the exact same reasons are the ones responsible for its slower switching speed. It is also important to highlight that the STO-based devices studied here exhibit eightwise resistive switching, [24] which is inherently different from the countereightwise switching observed in the faster VCM systems, such as HfO<sub>2</sub> and TaO<sub>4</sub>.

It is important to note that modifying the materials and geometry of the device can have a detrimental effect on the overall performance. In particular, the interplay between thermal and electrical conductivity is crucial to our approach, as the two properties are closely intertwined. Ideally, a material with high electrical conductivity and very low thermal conductivity would be able to act as a thermal barrier layer without sacrificing electrical conductivity, thus providing resistive switching acceleration and a reduction in operating voltages. Since it is difficult to have both properties in CMOS-compatible materials as an electrode replacement, the combination of materials, dimensions and overall implementation must be such that the trade-off between thermal acceleration and increased resistance has a positive sign and the overall result is beneficial to device performance.

In this context, we present a novel approach for thermal management of VCM devices, which provides a solution for this tradeoff. By incorporating a heat blocking layer (HfO<sub>2</sub> or TaO<sub>x</sub>) positioned within the active electrode of our STO model system VCM devices, we have been able to achieve a remarkable acceleration in switching speed, reaching up to  $10^3$  times faster in terms of time. In addition, this approach enables an approximate 30% reduction in the switching voltage required to sustain the switching speed. This not only improves the energy efficiency of ReRAM

cells, but also positions them well for integration with low-voltage transistor technology. The choice of  $HfO_2$  or  $TaO_x$  as heat barrier materials facilitates the implementation of our approach due to the wide availability of the materials and the simplicity of their fabrication process.

### 2. Results and Discussion

Our first approach to the thermal engineering of our devices is by introducing a heat-blocking layer of  ${\rm TaO}_x$  inside the Pt active electrode in a stack sequence of Nb:STO/STO(15 nm)/Pt(10nm)/TaO $_x$ (30nm)/Pt(20nm) (**Figure 1a**). TaO $_x$  is a widely used material for resistive switching, whose electrical and thermal conductivity can be tuned by its oxygen stoichiometry, which allows us to explore the trade-off between low thermal conductivity (efficient heat-blocking) and low electrical conductivity (increased series resistance in the active electrode). We employed two different oxygen stoichiometries:  ${\rm TaO}_{1.2}$  and  ${\rm TaO}_{0.6}$ , with electrical conductivities of  $1.4 \times 10^4$  and  $3.75 \times 10^5$  S m<sup>-1</sup>, respectively (see **Table 1**; Figure S1, Supporting Information).

Due to the gradual switching nature of STO-based memristive devices, there is no clear forming and switching step during the I-V sweeps. For that reason, we define forming and DCswitching voltage as the necessary voltage to reach the selected current compliance (CC), while SET voltage will refer to the voltage pulse that invokes a change of the resistance of the devices  $R_{HRS}/R_{LRS} \geqslant 10$ . The reference STO/Pt and STO/Pt/TaO<sub>x</sub>/Pt devices exhibit eightwise switching typical for STO-based ReRAM devices (Figure 1b).[21,48-50] During forming and DC-switching the CC was kept at 10 mA and the devices present very stable behavior after multiple cycles. The forming and DC-switching voltage is similar between the reference STO/Pt and the TaO<sub>0.6</sub> devices, however, the devices with the TaO<sub>1,2</sub> interlayer exhibit increased values (see Figure \$3, Supporting Information) due to the voltage drop at the STO, caused by the reduced electrical conductivity of the TaO<sub>1,2</sub> layer.

To probe the effect of TaO<sub>x</sub> on the heat dissipation across the metal electrode, we have measured the thermal conductivity using frequency domain thermoreflectance (FDTR).[51,52] The results of the thermal boundary resistance (TBR) across the Pt interface with the STO are presented in Figure 1c. For the fittings, the TaO, interlayer was treated as thermal interface between Pt and STO. We have investigated TaO<sub>x</sub> films with different thickness, to improve the accuracy of the thermal analysis (for more details see Table 1; Figures S4-S7, Supporting Information). The reference sample of STO/Pt presents the lowest TBR =  $4.83 \pm 11\%$ m<sup>2</sup>K GW<sup>-1</sup>, while the TBR increases linearly with the thickness of the TaO<sub>x</sub> barrier, and it is higher for TaO<sub>1,2</sub> compared to the more electrically conductive  $TaO_{0.6}$ . The thermal conductivity of TaO<sub>x</sub> can be estimated from the linear fit of the plot in Figure 1c and the thickness of the oxide layer, resulting in  $\kappa_{TaO_{1,2}} = 1.2$  and  $\kappa_{TaO_{0.6}} = 5.9 \text{ W m}^{-1} \text{ K}^{-1}$ . The obtained values are very similar to previous reports of TaO<sub>x</sub> thin films, supporting our analysis.<sup>[47]</sup>

The effect of the thermal barrier in the SET speed of the samples is summarized in Figure 1d. The SET speed for the reference sample of STO/Pt is in good agreement with previous studies, namely, we observe a strongly non-linear decrease of the required SET pulse length with the SET voltage height. [16,22] Regarding the STO/Pt/TaO<sub>x</sub>/Pt devices, the two different oxygen concentrations

2199160x, 2025, 3, Downloaded from https://advanced.onlinelibrary.wiley.com/doi/10.1002/aelm.202400555 by Forschung

Jülich GmbH Research Center, Wiley Online Library on [17/03/2025]. See the Terms and Conditions (https://onlinelibrary.wiley

onditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creative Commons



**Figure 1.**  $TaO_x$  heat-blocking interlayer. a) Device layout sketch showing the  $TaO_x$  layer placed inside the Pt active electrode. b) I-V sweeps for the devices of the different samples, the reference STO/Pt stack (gray) and the devices with the  $TaO_x$  interlayers of different oxygen content. c) Thermal boundary resistance values for different thicknesses of the  $TaO_x$  interlayers, in the two different oxygen concentrations. The dashed gray lines are the linear fit used to extract the thermal conductivity (slope) and the thermal resistance (intercept) of the thin films. d) SET speed measurements for the reference sample STO/Pt and the devices with  $TaO_x$  interlayers.

of the oxygen-deficient tantalum oxide exhibit very different behavior: the  $\rm TaO_{1.2}$  interlayer has a slower SET speed than the reference STO/Pt sample, for the whole range of voltages used in the measurements. On the other hand,  $\rm TaO_{0.6}$  devices exhibit accelerated SET speed for the whole range of voltages compared to the reference sample STO/Pt. The difference is at least one order of magnitude in terms of pulse length, or a voltage reduction of  $\approx 15\%$  at given pulse lengths.

In our second approach to thermal engineering our devices, ultra-thin layers of electrically insulating  $HfO_2$  were placed inside the Pt active electrode, as depicted in **Figure 2a**. The stack sequence is Nb:STO/STO(15 nm)/Pt(10nm)/HfO<sub>2</sub>(1–3nm)/Pt(20nm). HfO<sub>2</sub> exhibits a very low thermal conductivity,

Table 1. Electrical and thermal properties.

| Sample                  | $\sigma$ [S m $^{-1}$ ] | $\kappa$ [W m <sup>-1</sup> K <sup>-1</sup> ] | TBR [m <sup>2</sup> K GW <sup>-1</sup> ] |
|-------------------------|-------------------------|-----------------------------------------------|------------------------------------------|
| STO/Pt                  | 6.2 × 10 <sup>6</sup>   | 44.5                                          | 4.8                                      |
| TaO <sub>1.2</sub>      | $1.4 \times 10^4$       | 1.2                                           | 26.1                                     |
| TaO <sub>0.6</sub>      | $3.75 \times 10^{5}$    | 5.9                                           | 10.2                                     |
| HfO <sub>2</sub> (1 nm) | -                       | 0.53                                          | 18.8                                     |
| HfO <sub>2</sub> (2 nm) | -                       | 0.53                                          | 20.5                                     |
| HfO <sub>2</sub> (3 nm) | -                       | 0.53                                          | 22.1                                     |

making this a promising candidate as a heat-blocking barrier. Since the HfO<sub>2</sub> interlayers are electrically insulating, their thickness has been kept sufficiently small to avoid an increased series resistance inside the Pt electrode and make sure that the HfO<sub>2</sub> interlayer does not contribute to resistive switching. To confirm this point, additional control samples of Pt/HfO<sub>2</sub>/Pt were prepared and measured in the same range of voltage and current as the original devices, showing no signs of distinguishable HRS and LRS (see Figure S2, Supporting Information). The *I*–*V* sweeps in Figure 2b present eightwise resistive switching mode. The reference STO/Pt and 1 nm HfO2 interlayer devices exhibit similar forming and DC-switching voltage, however the devices with 2 and 3 nm HfO2 exhibit increased forming voltage and slightly higher DC-switching voltage (see Figure S3, Supporting Information) due to the increased series resistance of the thicker HfO2 interlayers.

For the analysis of the heat-blocking efficiency of the  $HfO_2$  interlayers, we measured the thermal resistances with FDTR. As discussed before, to improve the accuracy of the analysis, we treated the  $Pt/HfO_2/Pt$  as a single thermal resistance between the metal transducer and the STO film, in our fittings (for more details see Table 1; Figures S4–S7, Supporting Information). The results of the TBR of these interfaces are presented in Figure 2c. Introducing just 1 nm thick interlayer of  $HfO_2$  increases the TBR substantially ( $18.8 \pm 10\% \text{ m}^2\text{K GW}^{-1}$ ) with

com/doi/10.1002/aelm.202400555 by Forschung

Jülich GmbH Research Center, Wiley Online Library on [17/03/2025]. See the Terms and Conditions (https://onlinelibrary.wiley.

conditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creative Commons



Figure 2.  $HfO_2$  heat blocking interlayer. a) Device layout sketch with the insertion of the  $HfO_2$  interlayer inside the Pt active electrode. b) I-V sweeps for the devices of the different thickness  $HfO_2$  interlayers inside the Pt active electrode. c) Thermal boundary resistance values for different thicknesses of the  $HfO_2$  interlayers ranging from 1 to 4 nm thickness. The dashed gray line is the linear fit used to extract the thermal conductivity (slope) and the thermal resistance (intercept) of the thin films. d) SET speed measurements for the reference sample STO/Pt and the three different thicknesses of the  $HfO_2$  interlayers.

respect to STO/Pt in the reference sample (4.83  $\pm$  11%  $m^2 K$  GW $^{-1}$ ). The TBR increases linearly with the thickness of HfO $_2$ , reaching 24.2  $\pm$  11%  $m^2 K$  GW $^{-1}$  for the 4 nm interlayer. Using the values for the thermal boundary resistance and the thickness extrapolation approach,  $^{[53-55]}$  we estimated a thermal conductivity of the HfO $_2$  layer  $\kappa=0.54\pm10\%$  W  $m^{-1}$  K $^{-1}$ , in very good agreement with the literature.  $^{[55,56]}$ 

HfO<sub>2</sub> Thickness (nm)

The results for the SET speed measurements are plotted in Figure 2d: the devices with 1 nm-thick HfO $_2$  barrier exhibit a similar speed as the control sample, slightly slower at lower voltages and slightly faster at higher voltages. Increasing the thickness of the HfO $_2$  interlayer produces a significant improvement, even at lower voltages. With increasing pulse height, the difference between reference and HfO $_2$  interlayer devices becomes more pronounced. The results show an acceleration of the SET process for a given pulse length, of x10 $^3$ , reducing the SET time from 100  $\mu$ s to 100 ns in the range of 2.3–3.2 V. Also, the results may be described from an energy efficiency point of view, noting that the same pulse length reduces the required voltage pulse by  $\approx$  20% at the lower voltages, and up to  $\approx$  30% at higher voltages.

In order to quantify the effect of the  $HfO_2$  barrier on the dissipation of heat across the Pt layer we simulated by finite element method (FEM) simulations, using the device structure shown in Figure S8 (Supporting Information). This structure is based on the device layout sketched in Figure 2a. The only exterior elec-

trical as well as thermal contacts are located at the outer edge of the Au layer and at the bottom of the Nb:STO layer. In Table S2 (Supporting Information), the material parameters used for simulation are listed. Taking as input the experimental data from the I–V sweeps, we were able to calculate the maximum temperature reached at the filament vicinity for all samples, depicted in Figure 3a. The 2 nm HfO $_2$  interlayer sample exhibits a longer sustained temperature due to the slightly higher voltage that needed to be applied in order to reach the CC for the I–V sweep, compared to the other devices (see Figure 2b). Moreover, the heating efficiency of each sample has been calculated and plotted in Figure 3b. An overview of the local maxima for the temperature within the STO layer is presented in Figure 3c–f as 2D temperature profiles. The arrows indicate the position of the HfO $_2$  interlayers within the Pt electrode.

Voltage (V)

Figure 3c–f shows 2D temperature profiles for the reference STO/Pt device and the three  $HfO_2$  interlayer thicknesses, at t=0.1 s when the overall highest temperatures are observed. The calculated temperature at the filament region within the STO layer increases with the  $HfO_2$  interlayer insertion compared to the reference device, further increasing for the thicker interlayers. At the position of the interlayer (marked with arrows in Figure 3) the temperature exhibits an abrupt decrease at the upper part of the interlayer, highlighting the increased thermal resistance of the  $HfO_2$  within the platinum electrode. For thicker

www.advancedsciencenews.com



www.advelectronicmat.de



Figure 3. Calculations of local temperature. a) Maximum temperature reached for each sample calculated by the currents of the I-V sweeps as input, as a function of time. b) Heating efficiency of each sample based on the necessary Joule heating needed to reach the maximum temperature for each sample. 2D temperature profiles at t=0.1 s for the reference STO/Pt configuration without interlayer c) and the configurations with HfO<sub>2</sub> interlayer thicknesses of d) 1, e) 2, and f) 3 nm, respectively. A vertical boundary line in the STO layer marks the outer edge of the filament. The additional horizontal line in the Pt layer reflects the two-step platinum evaporation, in order to ensure that the observed behavior is due to the insertion of the interlayers. The arrows indicate the position of the interlayers inside the Pt electrode.

interlayer, the temperature difference at the two sides of the interlayer becomes larger. As a consequence of the heat-blocking effect of the  $\mathrm{HfO}_2$  interlayer, the temperature at the filament region can be up to  $\approx 500$  K higher for the thicker interlayers compared to the reference STO/Pt devices. Here we must note that the temperature calculations are very sensitive to the choice of the filament dimensions. We have chosen the filament radius as  $r_{filament} = 200$  nm, based on previous reports on STO-based ReRAM devices. [50,57] The results on the local temperatures and the heating efficiency for other filament diameters are presented in Figure S9 (Supporting Information).

All the samples studied in this work exhibit similar *I–V* characteristics as have been reported in the literature for crystalline STO devices. [21,49,50] Here it is important to remember that the slightly increased DC-switching voltage for the devices with the heat-blocking layers refer to the voltages required to reach the 10 mA of CC during the *I–V* sweeps (Figures 1b and 2b), and not to the voltage pulses required to SET the devices with an ON/OFF ≥ 10 presented in Figures 1d and 2d. The forming voltage for almost all devices with embedded interlayers, except for the case of the high electrically conductive TaO<sub>0.6</sub> (see Figure S3, Supporting Information) are slightly increased compared to the reference STO/Pt devices. This is due to the increased series resistance introduced by the interlayer, which leads to a voltage drop across the device, resulting at a lower voltage that is actually applied at the STO/Pt interface. Nevertheless, the DC-switching voltage is in the similar range for all the devices (see Figure \$3, Supporting Information). In addition, all devices with different configurations of heat-blocking layers have exhibited similar behavior to the reference STO/Pt devices when subjected to endurance measurements for 10.000 cycles (Figure S10, Supporting Information). However, despite completing the endurance cycling exhibiting good reliability, the devices with enhanced thermal confinement exhibit a slight increase in the cycle-to-cycle variability, compared to the reference STO/Pt devices.

Although the dissipation of heat through the Nb:STO substrate is also important, the active role of the STO/Pt interface, with oxygen being stored/released in Pt during the SET/RESET process, makes the local temperature at this interface particularly relevant for the speed of this process. Moreover, the lower thermal conductivity of the Nb:STO substrate ( $\kappa = 8.7 \pm 10\% \text{ W m}^{-1} \text{ K}^{-1}$ ) compared to the Pt electrode ( $\kappa = 44.5 \pm 10\% \text{ W m}^{-1} \text{ K}^{-1}$ ) ensures that the heat dissipation through the Pt is much larger, making it our point of focus for the thermal confinement approach. It has been reported in the literature<sup>[58,59]</sup> that in crossbar arrays of CMOS compatible filamentary ReRAM devices the heat is mainly transported via the electrode, highlighting the need for a strategy to block the heat in this main dissipation path. The FDTR measurements have confirmed the heat blocking efficiency of the TaO, and HfO2 interlayers, compared to the Pt electrode, reducing the heat dissipation along this channel, which in turn increases the local temperature and increases the mobility of oxygen vacancies during the SET process.[26,42,43,60,61] The increased local temperature is also confirmed by the calculated temperatures in

**ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com



www.advelectronicmat.de

Figure 3a,c–f, where the temperature increase is  $\approx 150$  K for the 1 nm-thick  $HfO_2$  interlayer and  $\approx 500$  K for the 2 and 3 nm-thick interlayers. The accelerated ionic movement is confirmed by the results of the SET speed presented in Figures 1d and 2d, where the SET speed is increased when the heat confinement effect is larger. Moreover, the samples with thicker  $HfO_2$  interlayers exhibit a higher heating efficiency (see Figure 3b), meaning that in order to reach the same temperature, less Joule heating is needed for the samples with thicker  $HfO_2$  interlayers. This directly translates to reduced current levels in order to achieve the same temperatures, thus improving the energy efficiency of the devices.

On the other hand, the electrical resistance between the two Pt electrodes in the Pt/HfO<sub>2</sub>/Pt samples is  $\approx$  50, 60, and 75  $\Omega$ , for 1, 2, and 3 nm of HfO<sub>2</sub>, respectively (see Figure S2, Supporting Information). The electrical conduction through the HfO<sub>2</sub> layers is most likely due to lower density and possible local inhomogeneities of the sputtered HfO2 in this thickness range that prevents complete electrical insulation between the two Pt layers. Considering the CC of 10 mA at higher voltages, the estimated voltage drop would correspond to 0.5, 0.6, and 0.75 V, respectively. This small increment in electrical resistance is overcompensated by the much larger increase in TBR, which goes from 18.8 to 20.5 m<sup>2</sup>K GW<sup>-1</sup>, along this series. Thus, this analysis suggests that the positive effect of ionic acceleration due to a higher local temperature, compensates the negative impact on the electrical conductivity of the Pt active electrode after inserting the heat-blocking layer. This trade-off between ionic acceleration and increased series resistance is clearly visible in the results of the SET speed of the HfO2 interlayer samples, compared to the reference STO/Pt devices (Figure 2d). The ionic acceleration for the 1 nm-thick HfO<sub>2</sub> interlayer is compensated by the increase in series resistance inside the Pt electrode. However, the positive effect of the thermally accelerated ionic motion is highlighted for the devices of the 2 and 3 nm-thick HfO2 interlayer, achieving faster SET times up to 3 orders of magnitude compered to the devices of the STO/Pt reference sample.

In the case of the TaO<sub>x</sub> samples, we observe a similar behavior, with the TBR increasing linearly with increasing thickness. The different slopes in the linear increase of the TBR for the two different oxygen concentrations of the TaO, samples reflect the different thermal conductivity values obtained earlier. The TBR value for the more oxygen-deficient TaO<sub>0.6</sub> is closer to the TBR value for the reference STO/Pt interface, due to its high electrical conductivity and different stoichiometry compared to its less oxygen deficient TaO<sub>1,2</sub>. In the latter case, the TBR values are much higher, closer to the values obtained for the HfO<sub>2</sub> interlayers. This effect is also reflected in the results of the SET speed depicted in Figure 1d, where the more electrically and thermally resistive TaO<sub>1,2</sub> interlayer devices exhibit slower SET speeds for the whole range of voltages and times. On the other hand, the more electrically (and thermally) conductive TaO<sub>0.6</sub> interlayer devices show a constant acceleration of the SET speed of up to one order of magnitude in terms of time, compared to the STO/Pt devices. Here, it is important to point out that the TBR values of the TaOx interlayers are becoming comparable to the HfO2 interlayer TBR values, when the thickness of TaO, is above 20 nm for the case of the less oxygen-deficient  ${\rm TaO}_{1.2}$  and always lower for the case of TaO<sub>0.6</sub> even at 40 nm. The trade-off between thermal and electrical conductivity should be carefully taken into consideration and

the thickness and stoichiometry of the heat-blocking interlayers should be optimized accordingly.

Our results have confirmed the hypothesis that blocking the heat dissipation at the active metal electrode of a filamentary VCM device can increase the local temperature at the filament region, resulting in accelerated SET process. In more industrially relevant and widely implemented CMOS-compatible systems, such as  $\mathrm{HfO_2}$  or  $\mathrm{TaO_x}$ , speed might not be the primary goal, since both systems have exhibited record breaking speeds. However, by implementing our strategy of blocking the heat in its main dissipation path, one could operate the devices at the same speed while applying lower voltage pulses, resulting in a more energy-efficient device operation.

In conclusion, introducing the heat-blocking interlayers has been successful with respect to the acceleration of the switching speed of the STO-based ReRAM devices, achieving up to  $10^3$  faster times. However, the switching speed is not the only crucial parameter in the device operation, where the operating voltage for the devices dictate the energy consumption of the device array in potential computing architectures. We have shown that by implementing the thermal confinement approach, the devices can be operated at the same switching speeds, but at  $\approx 30\%$  lower voltages. This reduction in energy cost can be even more appreciated when the energy consumption of the overall number of devices and operations are taken into account. This opens a window toward more efficient device operation with a strategy that is CMOS compatible, making our approach easily implemented in established processes of ReRAM device fabrication.

# 3. Experimental Section

Sample and Device Fabrication: The STO thin films were fabricated by pulsed laser deposition (PLD), grow epitaxially on Nb-doped (0.5%wt) STO substrates, at 800°C and 0.1 mbar  $O_2$  pressure, at 5 Hz. The growth process was monitored by reflection high-energy electron diffraction (RHEED) and the observation of oscillations confirmed the layer-by-layer growth. The STO films were intentionally grown as Sr-rich, which according to previous works, enhances the retention performance of the devices, [60] but can also lead to slower SET speed. [22] The surface morphology was examined by atomic force microscopy (AFM) images and the crystalline quality by X-ray diffraction (XRD) measurements.

Once the STO thin films were structurally characterized, 10 nm of Pt were thermally evaporated to form the Schottky barrier with the STO thin film. To minimize the sample-to-sample variability on the performance of the devices, the same  $10 \times 10$  mm STO thin film was used to prepare the different samples, by cutting it into four different pieces. The pieces were separated after the evaporation of the Pt top electrode, to ensure that the STO/Pt interface meets the quality standards and is undisturbed by possible side-effects during the cutting of the sample. In continuation, three samples underwent the HfO2 interlayer sputtering deposition of 1, 2 and 3 nm thickness while one was kept as a reference sample. The  $TaO_x$  interlayers were sputtered using a Ta target with background atmosphere of Ar mixed with 1% O<sub>2</sub> gas, at different pressures. The amorphous TaO<sub>2</sub> and HfO<sub>2</sub> heat-blocking layers were sputtered at room temperature, under tailored, and fully oxidizing conditions, respectively. In the next step, an additional 20 nm of Pt was evaporated on all samples, so any different performance of the devices were attributed to the presence and thickness of the interlayers, when compared to the reference sample. The stoichiometry of the HfO2 was confirmed by X-ray photoemission spectroscopy (XPS) in situ after sputtering, while the stoichiometry for the TaO<sub>x</sub> interlayers was determined based on previous work by T. Heisig et al., from which the sputtering parameters where adapted. [48]

**ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com



www.advelectronicmat.de

The patterning of the devices was performed by optical lithography in three different steps. First, the device area (8  $\times$  6  $\mu m$ ) was patterned and then the rest of the Pt/Interlayer/Pt was etched away, together with the 15 nm of STO underneath. In the next step, the contact area of the subsequent top leads was defined and the rest of uncovered area was sputtered with  $\approx$  45 nm of HfO2 to electrically insulate the bottom electrode (Nb:STO substrate) from the subsequently thermally evaporated top leads. As a last step, the top leads were patterned and thermally evaporated, 10 nm of Pt and 60 nm of Au. For the samples with the reduced tantalum oxide as a thermal barrier, the same procedure was followed. In order to avoid any further oxidation of the TaOx thermal barriers, an additional 10 nm of Pt were sputtered in situ. The rest of the lithography process was similar, as described before.

The devices were formed with a positive voltage applied to the top electrode, while the bottom electrode (Nb:STO substrate) was grounded. After the forming step, the devices were switched multiple times, using voltages of +2.5 and -4.0 V for the SET and RESET process respectively. The forming and SET process were limited by a 10 mA current compliance.

Frequency Domain Thermoreflectance (FDTR): The thermal conductivity of the different layers and their thermal boundary conduction were measured with the frequency domain thermoreflectance (FDTR) technique. [51,52] This is a non-contact pump-probe optical technique based on the dependence of the reflectance of a metal transducer with its local temperature. In this technique, a sinusoidally modulated continuous wave (cw) pump laser ( $\lambda = 488$  nm, f = 0.5 - 5 MHz) is directed on the sample surface, coated with a metallic transducer layer (Au: 40–60 nm), and produces a modulation of the surface temperature. The change of the thermoreflectance of the Au is monitored by the probe cw laser. The effective thermal conductivity  $\kappa_{eff}$  and the thermal boundary resistance (TBR) between the different layers is calculated by the phase lag between the pump and the probe signals.

To extract the thermal conductivity  $\kappa$  and the thermal boundary resistance (TBR) from the FDTR phase-shit curves, a model was fitted with them wherein total energy conservation and energy transfer between layers are imposed by a transfer matrix, as explained elsewhere. [51] More details of the technique and results on the thermal conductivity of thin films can be found in [53,62]. To reduce the number of fitting parameters, the thermal conductivity was first measured of the Nb:STO substrate ( $\kappa = 8.7 \pm 10\%$  W m K) and subsequently of the STO thin film ( $\kappa = 5.4 \pm 10\%$  W m m<sup>-1</sup> K<sup>-1</sup>). The thermal conductivity of the Au and Pt layers were determined by measuring the electrical conductivity and using Wiedemann–Franz's law ( $\kappa/\sigma = LT$ ), and then were further adjusted for optimal fitting of the data.

Electrical characterization & Kinetics measurements: The electrical characterization of the devices for the I-V sweeps were performed on a probe station where the top electrodes were contacted via tungsten whisker needle and the Nb:STO substrate (bottom electrode) was contacted through aluminum wire-bonding. As a current source, a Keithley 2611A Source Meter was used. The typical voltage step was 30 mV  $s^{-1}$  with a waiting time of 5 ms between each step. The voltage was increased from 0 to +3 V for the electroforming of the devices, followed by a sweep from 0 to -4 V, to reset the devices to their high resistive state. Subsequent I-V sweeps were repeated from 0 to +2.5 to -4 V and back to 0 V in order to cycle the devices and ensure their stable behavior. The resistive state of the devices were determined by I-V sweeps from -0.3 to +0.3 V, and using a linear fit of the slope. The current compliance was set at 10 mA for all devices. The pulsed measurements were performed at a different probe station using tungsten whisker needles, as described before, and as a power source, a Keithley 4200, using a custom software written in a LUA environment.

The SET speed of the devices were measured according to the following protocol: the device was reset to a high resistive state (HRS) by applying pulses of defined length (time) and progressively increasing height (voltage), until a defined value was reached (600 M $\Omega$   $\pm 20\%$ ). The value of the device resistance was measured with a read-out (RO) pulse with height of 0.3V and 60ms length, before and after every reset pulse. Once the defined HRS was reached, the SET pulses begin, starting with the lowest height (1.5V) and applying pulses with increasing length of one order of magnitude (here it started with 20 ns instead of 10 ns due to the

equipment limitation). As in the RESET process, before and after each SET pulse, the resistance was read-out at 0.3V. If one of the pulses bring the device resistance to a value lower than the defined HRS, the RESET process started again, preparing the device for the next SET pulse. When a SET pulse achieved a successful SET event, the rest of the pulse lengths for the same voltage were skipped and the process continues with for the next pulse height in the sequence. Here, a successful SET is defined as a event when  $\frac{R_{HRS}}{R_{LRS}} > 10$ .

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

# **Acknowledgements**

This work was supported by the DFG (German Science Foundation) within the collaborative research center SFB 917 "Nanoswitches", by the Helmholtz Association Initiative and Networking Fund under Project No. SO-092 [Advanced Computing Architectures (ACA)] and the Federal Ministry of Education and Research (Project NEUROTEC, Grants No. 16ME0398K and No. 16ME0399). This work has received financial support from Agencia Estatal de Investigación (Spain), project PID2022-138883NB-100 and TED2021-130930B-100.

## **Conflict of Interest**

The authors declare no conflict of interest.

## **Data Availability Statement**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### **Keywords**

resistive switching, switching speed, thermal management

Received: July 17, 2024 Revised: August 2, 2024 Published online: August 30, 2024

- [1] R. Waser, M. Aono, Nat. Mater. 2007, 6, 833.
- [2] R. Dittmann, S. Menzel, R. Waser, Adv. Phys. 2021, 70, 155.
- [3] J. J. Yang, D. B. Strukov, D. R. Stewart, Nat. Nanotechnol. 2013, 8, 13.
- [4] J. Borghetti, G. S. Snider, P. J. Kuekes, J. J. Yang, D. R. Stewart, R. S. Williams, *Nature* 2010, 464, 873.
- [5] G. C. Adam, A. Khiat, T. Prodromakis, Nat. Commun. 2018, 9, 5267.
- [6] E. Covi, S. Brivio, A. Serb, T. Prodromakis, M. Fanciulli, S. Spiga, Front. neurosci. 2016, 10, 482.
- [7] A. Mehonic, A. J. Kenyon, Nature 2022, 604, 255.
- [8] D. V. Christensen, R. Dittmann, B. Linares-Barranco, A. Sebastian, M. Le Gallo, A. Redaelli, S. Slesazeck, T. Mikolajick, S. Spiga, S. Menzel, I. Valov, G. Milano, C. Ricciardi, S.-J. Liang, F. Miao, M. Lanza, T. Quill, S. T. Keene, A. Salleo, J. Grollier, D. Markovic, A. Mizrahi, P. Yao, J. J. Yang, G. Indiveri, J. P. Strachan, S. Datta, E. Vianello, A. Valentian, J. Feldmann, et al., Neuromorph. Comput. Eng. 2022, 2, 022501.

www.advancedsciencenews.com



www.advelectronicmat.de

[35] E. Bozorg-Grayeli, J. P. Reifenberg, M. A. Panzer, J. A. Rowlette, K. E. Goodson, *IEEE Electron Device Lett.* 2011, 32, 1281.

- [36] S. Harnsoongnoen, C. Sa-ngiamsak, In 2009 6th Int. Conf. Electr. Eng./Electr., Comp., Telecommun. Inform. Technol., Vol. 1, IEEE, San Francisco, CA, USA 2009, pp. 440–443.
- [37] J. P. Reifenberg, K.-W. Chang, M. A. Panzer, S. Kim, J. A. Rowlette, M. Asheghi, H.-S. P. Wong, K. E. Goodson, *IEEE Electron Device Lett.* 2009. 31, 56.
- [38] F. Xiong, A. D. Liao, D. Estrada, E. Pop, Science 2011, 332, 568.
- [39] C. Ahn, S. W. Fong, Y. Kim, S. Lee, A. Sood, C. M. Neumann, M. Asheghi, K. E. Goodson, E. Pop, H.-S. P. Wong, *Nano Lett.* 2015, 15, 6809.
- [40] H. Lv, H. Wan, T. Tang, IEEE Electron Device Lett. 2010, 31, 978.
- [41] X. Liu, S. M. Sadaf, S. Kim, K. P. Biju, X. Cao, M. Son, S. H. Choudhury, G.-Y. Jung, H. Hwang, ECS Solid State Lett. 2012, 1, Q35.
- [42] W. Wu, H. Wu, B. Gao, N. Deng, S. Yu, H. Qian, IEEE Electron Device Lett. 2017, 38, 1019.
- [43] R. Islam, S. Qin, S. Deshmukh, Z. Yu, C. Köroğlu, A. I. Khan, K. Schauble, K. C. Saraswat, E. Pop, H.-S. Wong, Appl. Phys. Lett. 2022, 121, 8.
- [44] R. Waser, J. Am. Ceram. Soc. 1991, 74, 1934.
- [45] R. A. De Souza, V. Metlenko, D. Park, T. E. Weirich, Phys. Rev. B 2012, 85, 174109.
- [46] M. Schie, R. Waser, R. A. De Souza, J. Phys. Chem. C 2014, 118, 15185.
- [47] C. D. Landon, R. H. Wilke, M. T. Brumbach, G. L. Brennecka, M. Blea-Kirby, J. F. Ihlefeld, M. J. Marinella, T. E. Beechem, *Appl. Phys. Lett.* 2015, 107, 2.
- [48] T. Heisig, K. Lange, A. Gutsche, K. T. Goß, S. Hambsch, A. Locatelli, T. O. Menteş, F. Genuzio, S. Menzel, R. Dittmann, Adv. Electron. Mater. 2022, 2100936.
- [49] R. Muenstermann, T. Menke, R. Dittmann, R. Waser, Adv. Mater. 2010, 22, 4819.
- [50] C. Baeumer, C. Schmitz, A. Marchewka, D. N. Mueller, R. Valenta, J. Hackl, N. Raab, S. P. Rogers, M. I. Khan, S. Nemsak, M. Shim, S. Menzel, C. M. Schneider, R. Waser, R. Dittmann, *Nat. Commun.* 2016, 7. 12398.
- [51] A. J. Schmidt, R. Cheaito, M. Chiesa, Rev. Sci. Instrum. 2009, 80, 094901.
- [52] J. A. Malen, K. Baheti, T. Tong, Y. Zhao, J. A. Hudgings, A. Majumdar, J. Heat Transfer 2011, 133, 081601.
- [53] A. Sarantopoulos, D. Saha, W.-L. Ong, C. Magén, J. A. Malen, F. Rivadulla, Physi. Rev. Mater. 2020, 4, 054002.
- [54] S.-M. Lee, D. G. Cahill, J. Appl. Phys. 1997, 81, 2590.
- [55] E. A. Scott, J. T. Gaskins, S. W. King, P. E. Hopkins, APL Mater. 2018, 6, 058302.
- [56] M. A. Panzer, M. Shandalov, J. A. Rowlette, Y. Oshima, Y. W. Chen, P. C. McIntyre, K. E. Goodson, IEEE Electron Device Lett. 2009, 30, 1269.
- [57] C. Lenser, A. Koehl, I. Slipukhina, H. Du, M. Patt, V. Feyer, C. M. Schneider, M. Lezaic, R. Waser, R. Dittmann, Adv. Funct. Mater. 2015, 25, 6360.
- [58] D. Schön, S. Menzel, Adv. Funct. Mater. 2023, 33, 2213943.
- [59] D. Schön, S. Menzel, In 2024 IEEE Int. Mem. Workshop (IMW), IEEE, San Fransisco, CA, USA 2024, pp. 1–4.
- [60] J. L. Rieck, F. V. Hensling, R. Dittmann, APL Mater. 2021, 9, 021110.
- [61] F. Hensling, T. Heisig, N. Raab, C. Baeumer, R. Dittmann, Solid State lonics 2018, 325, 247.
- [62] A. Sarantopoulos, W.-L. Ong, J. A. Malen, F. Rivadulla, Appl. Phys. Lett. 2018, 113, 182902.

 [9] S. Bagdzevicius, K. Maas, M. Boudard, M. Burriel, Resistive Switching: Oxide Materials, Mechanisms, Devices and Operations, Springer, New York 2022, p. 235.

- [10] Z. Wang, H.-M. Huang, X. Guo, Adv. Electron. Mater. 2021, 7, 2001243.
- [11] M. D. Pickett, D. B. Strukov, J. L. Borghetti, J. J. Yang, G. S. Snider, D. R. Stewart, R. S. Williams, J. Appl. Phys. 2009, 106, 074508.
- [12] A. C. Torrezan, J. P. Strachan, G. Medeiros-Ribeiro, R. S. Williams, Nanotechnology 2011, 22, 485203.
- [13] Y. Nishi, S. Menzel, K. Fleck, U. Boettger, R. Waser, IEEE Electron Device Lett. 2013, 35, 259.
- [14] U. Böttger, M. von Witzleben, V. Havel, K. Fleck, V. Rana, R. Waser, S. Menzel, Sci. Rep. 2020, 10, 1.
- [15] M. Csontos, Y. Horst, N. J. Olalla, U. Koch, I. Shorubalko, A. Halbritter, J. Leuthold, Adv. Electron. Mater. 2023, 9, 2201104.
- [16] S. Menzel, M. Waters, A. Marchewka, U. Böttger, R. Dittmann, R. Waser, Adv. Funct. Mater. 2011, 21, 4487.
- [17] H. Schroeder, V. V. Zhirnov, R. K. Cavin, R. Waser, J. Appl. Phys. 2010, 107, 054517.
- [18] D. Ielmini, F. Nardi, S. Balatti, IEEE Trans. Electron Devices 2012, 59, 2049.
- [19] K. Fleck, U. Böttger, R. Waser, S. Menzel, IEEE Electron Device Lett. 2014, 35, 924.
- [20] A. Marchewka, B. Roesgen, K. Skaja, H. Du, C.-L. Jia, J. Mayer, V. Rana,
- R. Waser, S. Menzel, Adv. Electron. Mater. 2016, 2, 1500233.

  [21] D. Cooper, C. Baeumer, N. Bernier, A. Marchewka, C. La Torre, R. E. Dunin-Borkowski, S. Menzel, R. Waser, R. Dittmann, Adv. Mater.
- 2017, 29, 1700212.
   [22] S. Siegel, C. Baeumer, A. Gutsche, M. von Witzleben, R. Waser, S. Menzel, R. Dittmann, Adv. Electron. Mater. 2021, 7, 2000815.
- [23] R. Dittmann, R. Muenstermann, I. Krug, D. Park, T. Menke, J. Mayer, A. Besmehn, F. Kronast, C. M. Schneider, R. Waser, *Proc. IEEE* 2012, 100, 1070
- [24] A. Sarantopoulos, R. Waser, R. Dittmann, Phys. Status Solidi A 2023, 2300483.
- [25] T. Ninomiya, Z. Wei, S. Muraoka, R. Yasuhara, K. Katayama, T. Takagi, IEEE Trans. Electron Devices 2013, 60, 1384.
- [26] M. P. West, G. Pavlidis, R. H. Montgomery, F. F. Athena, M. S. Jamil, A. Centrone, S. Graham, E. M. Vogel, J. Appl. Phys. 2023, 133, 18.
- [27] K. Fleck, U. Böttger, R. Waser, S. Menzel, MRS Online Proc. Libr. 2015, 1790, 7.
- [28] R. Dittmann, A. Sarantopoulos, C. Bengel, A. Gutsche, F. Cüppers, S. Hoffmann-Eifert, S. Menzel, In 2023 Int. Elect. Dev. Meet. (IEDM), IEEE, San Francisco, CA, USA 2023, pp. 1–4.
- [29] S. Menzel, U. Böttger, M. Wimmer, M. Salinga, Adv. Funct. Mater. 2015, 25, 6306.
- [30] P. Huang, Y. Wang, H. Li, B. Gao, B. Chen, F. Zhang, L. Zeng, G. Du, J. Kang, X. Liu, *IEEE Trans. Nanotechnol.* 2014, 13, 1127.
- [31] U. Russo, D. Ielmini, C. Cagli, A. L. Lacaita, S. Spiga, C. Wiemer, M. Perego, M. Fanciulli, In 2007 IEEE Int. Electr. Dev. Meet. IEDM, IEEE, San Francisco, CA, USA 2007, pp. 775–778.
- [32] X. Wu, A. I. Khan, H. Lee, C.-F. Hsu, H. Zhang, H. Yu, N. Roy, A. V. Davydov, I. Takeuchi, X. Bao, H.-S. Philip Wong, E. Pop, Nat. Commun. 2024, 15, 13.
- [33] A. I. Khan, A. Daus, R. Islam, K. M. Neilson, H. R. Lee, H.-S. P. Wong, E. Pop, Science 2021, 373, 1243.
- [34] K. Aryana, J. Gaskins, J. Nag, J. Read, D. Olson, M. Grobis, P. Hopkins, Appl. Phys. Lett. 2020, 116, 4.